PACS 85.30.Hi, Kk, Pq, Tv # Data acquisition, parameter extraction and characterization of active components using integrated instrumentation system ### H. Bourdoucen<sup>1</sup> and A. Zitouni<sup>2</sup> <sup>1</sup>Department of Electrical and Computer Engineering, College of Engineering, Sultan Qaboos University, P. O. Box 33 Al-Khodh, Muscat, Oman 123 <sup>2</sup>University of Boumerdes, Department of Electrical Engineering, 35000, Algeria E-mail: hadj@squ.edu.om Abstract. A data acquisition, parameter extraction and characterization system for electronic active components is presented in this paper. High sensitivity measuring equipments were used for data acquisition and effective extraction models based on optimization techniques developed to obtain the parameters of p-n junction diodes, Schottky diodes, field effect transistors and bipolar junction transistors. The performance of the developed extraction techniques are apparent via comparing experimental data with Spice simulated data using the model parameter that is graphically extracted and also those extracted using optimization techniques. The performance of the developed extraction techniques has been demonstrated by comparing the experimental characteristics with Spice simulated curves using default parameters and model parameters extracted using graphical and optimization techniques. The relative excursions of the simulated I-V characteristics of most investigated devices were less than 2.5 % with respect to the experimental curves, which shows the accuracy and effectiveness of the developed system. A number of software routines have also been implemented under Matlab environment to extract the Spice model parameters for different electronic devices. Keywords: parameter extraction, Spice model, BJT, FET, p-n junction, Schottky diode. Manuscript received 25.11.08; accepted for publication 02.03.09; published online 20.03.09. # 1. Introduction As the electronic components market continues to grow up and overcomes many barriers related to shrinking of devices geometry, the characterization tools used to access its various products' behavior need to advance at a similar trend. Within semiconductor devices field, many measuring instrument manufacturers developed new sophisticated products and improved their equipments to get high measurement resolution and hence, allow precise semiconductor device parameters to be extracted [1-8]. Furthermore, most of these instruments are provided with wired and wireless interfaces to be remotely controlled by computers [9] and automate measurement and analysis operations. The Parallel and USB interface buses for instance, are carefully designed instrumentation interfacing means that simplify integrating measuring instruments and a computer into one system. This work presents data acquisition, parameter extraction and characterization of electronic active components using an implemented integrated instrumentation system. This takes full advantage of advanced features of current measuring instruments that operate remotely via interface bus in order to characterize accurately a wide set of passive and active electronic components. These instruments are widely encountered in electronic industry as well as in applied research. The flow of data through the interface bus is completely monitored using developed integrated software. In addition to this, and in order to make the system full featured, a set of graphical based routines under Matlab environment have been implemented. These routines allow extraction of SPICE model parameters for a large number of electronic devices. With regard to parameter extraction, traditionally, there are two different approaches that have been used for parameter extraction. First, a large number of local methods where the parameters are determined two by two as the slope and the intercept of a straight line [10] and the influence of other effects is often ignored. The second approach is based on the use of general optimization techniques [11] where all parameters (or subsets thereof) are extracted simultaneously, sometimes even using data from several different device sizes. These methods show good agreement between measured and simulated data but they are CPU-intensive and require relatively large number of data points [1]. As an alternative to these two approaches, least square fitting techniques on linearized model equations have been proposed [12]. Another alternative is the so-called direct parameter extraction using only a small number of data points. This approach was first introduced by Hamer [13] and was then developed further by several researchers [2, 14]. Parameter extraction methods developed in this work are mostly based on local methods and optimization approaches. Extraction of the parameters by using the local methods (also known as graphical methods) depends on the equation forms on which the theory of the derived model is based. These methods are in no way considered to be general, since for each device model the resulting equations are different. In general, by judicious handling equations the model (sometimes using assumptions) one ends up with a linear form. Parameters are then determined often two by two, by means of graphical methods as a slope and an intercept of a straight line. The slope and the intercept of the line are usually found using least square fitting techniques on a number of measured data points. The main advantage of optimization methods is that the model parameters for new or modified models are easy to extract. This is because the optimizer can use the same modules as the circuit simulator to calculate the device terminal variables mainly currents and voltages. Hence, this guarantees that the same equations are used by the simulation and the extraction programs. All extraction algorithms based on optimization techniques try to minimize an error function that is a measure of the distance between measured and calculated data points. Even after the error function has been minimized, there will be a difference between measured and calculated data points, since the model always represents an approximation to reality, therefore and the data points contain measurement noise. The algorithm selected to build the parameters extraction programs using optimization methods is based on the gradient approach and more particularly on the well known Levenberg-Marquardt algorithm [1]. #### 2. Experimental setup The whole measurement system shown in Fig. 1 is composed of hardware and software parts. The hardware parts is composed mainly of high performance and accurate Hewlett-Packard instruments that are provided with HPIB bus interface cards that make them remotely controlled by any IBM compatible computer. This allows automated monitoring, measurement, analysis and data presentation. Thus, many electrical characterisation techniques of both passive and active electronic components are feasible with reduced efforts. **Fig. 1.** Hardware configuration of the designed setup. One of the main instruments in the measurement systems is the well known HP 4140B and HP 4145B. Other devices shown in the measurement diagram (Fig. 1) are used as complements for the functions not provided by both the HP 4275A and 4140B. For instance, The HP model 3478A digital multimeter can be used to get more precise measurements for the voltage values delivered by the HP 4140B, especially in low voltage ranges. The system developed is fully monitored by an IBM compatible computer which allows the user to be able to perform all device settings and operations remotely from his computer desk, without acting on device front panels. The HP 4140B is pico-ammeter that has a basic accuracy of $0.5\,\%$ over wide measurement ranges $(\pm 0.001\times 10^{-12}\ \text{to}\ \pm 1.999\times 10^{-2}\ \text{A})$ enabling stable current measurement at $10^{-15}\ \text{A}\ (\pm 1\ \text{count})$ . Its DC voltage source has an output range of $\pm 100\ \text{V}$ in $100\ \text{mV}$ steps or $\pm 10\ \text{V}$ in $10\ \text{mV}$ steps and, the ramp rate can be set from $0.001\ \text{V/s}$ to $1\ \text{V/s}$ at $0.001\ \text{V/s}$ resolution. In addition each of its two DC voltage sources has a current limiter that can be set to $100\ \mu\text{A}$ , $1\ \text{mA}$ or $10\ \text{mA}$ to avoid damaging the device under test by excessive current. A key capability of the HP 4140B is its ability to make accurate current-voltage (*I-V*) and capacitance-voltage (*C-V*) measurements, which makes it an excellent characterisation tool in the microelectronics area The HP 4275A multi-frequency LCR meter is a high performance, fully automatic test instrument designed to measure the various component parameter values of an impedance element in the relatively high frequency region (10 kHz to 10 MHz). The instrument is able to measure inductance, capacitance, resistance, dissipation factor, quality factor, conductance, susceptance, and reactance values. In addition to this, it can determine the absolute value of the vector impedance as well as its phase angle, over a wide range with high accuracy and speed. The range of measurement capabilities of the HP 4275A is enhanced by the 10 spot test frequencies, which have the accuracy 0.01% and selectable from 10 kHz to 10 MHz in a 1-2-4-10 sequence. The measuring range for capacitance is from 0.001 fF to 199.99 $\mu$ F, from 0.01 nH to 199.99 H for inductance, it is from 0.01 mOhm to 19.999 MOhm for resistance and impedance. Its accuracy is within the ranges of 0.1 to 5%, depending on the test signal level and operating frequency. A number of other HP instruments such as the HP 8116A pulse/function generator, the HP 5384A frequency counter, HP 3478A digital multimeter, which are very powerful bench instruments that are able to perform very well whether in a research laboratory or within a industrial production area. Added to the above accurate instruments, is the well known HP 4145B Semiconductor Parameter Analyser that is fully automatic, high performance, programmable test instrument designed to measure, analyse, and graphically display the characteristics of a wide range of as semiconductor devices such diodes, bipolar transistors, field-effect transistors, semiconductor wafers, integrated circuits, and other devices. A switching box is used to make the necessary connections for two, three or four terminals of the devices under test. The software part of the developed integrated system has been developed using two main principal files, the control file and the Data file. The control file is used as a "pipe", through which the ASCII character string commands are sent to the HP equipment. It is by this mean that each measuring instrument, when addressed, can process commands that are sent to it through the bus. In addition, the integrated software exploits the intelligence of HP instruments to a great extent by using the TRIGGER mode feature. Indeed, many HP instruments, such as the HP 4140B, have the capability to be pre-programmed in order to see them perform their individual actions simultaneously or Fig. 2. The block diagram of the integrated software sequence. in sequence, depending on the current application. The control file can also operate as an output file to read the bus status string and the bus errors may thus be detected. The second file, data file, is used to collect device measurements to be processed by the controller. Each device is able to produce an ASCII string as formatted output data that contains measurement information such as data status (normal data, overflow, underflow, ...), measurement function (current-voltage measurements, capacitance-voltage measurements, capacitance with dissipation factor measurements, ...) and so on. The output data needs then to be filtered to get meaningful outcomes. The software's run time is presented in Fig. 2. #### 3. Methods of parameter extraction In addition to the developed software that monitors and controls the instruments, and collects data, another program has been developed to include some extra useful utilities that allow portability of data files to be processed by MATLAB, where they can be processed to give useful components' parameters in an easy and faster way. The combination of the above hardware and software components developed allows to get accurate and trustful data for all the devices characterized. #### 3.1. Extraction of diode model parameters #### 3.1.1. Static model parameters measurement The model used by SPICE program to approximate the p-n junction or a Schottky diode needs four parameters specified by the forward mode as IS $(I_S)$ (saturation current), N (n) (emission coefficient in the reverse mode), BV $(V_B)$ (breakdown voltage), IBV $(I_B)$ (breakdown current) and GMIN (G) (reverse conductance just before breakdown). To extract the forward mode parameters, the plot of $Log(I_d)$ with respect to $V_d$ is used ( $I_d$ and $V_d$ are the current and voltage of the diode). This plot shows a linear region where the relation $$Log(I_d) = Log(I_S) + \frac{1}{nV_T}V_d$$ is valid, $V_T$ being the thermal voltage of the junction. Hence, fitting $Log(I_d)$ with respect to $V_d$ gives the value of both n and $I_S$ in a straight forward way. If we let $Log(I_d) = a_1V_d + a_2$ , where $a_1$ and $a_2$ are constants, then $$n = \frac{1}{a_1 V_T}$$ and $$I_S = e^{a_2}.$$ To extract the parameter G that is the reverse conductance, the slope of $I_d$ with respect to $V_d$ in the reverse mode, just before the breakdown, is calculated. The breakdown voltage and current parameters can also be calculated from curve fitting in the breakdown region. #### 3.1.2. Dynamic model parameters measurement In both large and small-signal dynamic models, the main parameters that are necessary to know are: $\tau_D$ (transit time of the diode), $\phi_0$ (diode built-in voltage), $C_d(0)$ (zero-bias depletion capacitance) and m (coefficient used to calculate the depletion capacitance). $C_d(0)$ is obtained from measurements of the junction capacitance at zero bias condition. Then $\phi_0$ and m are extracted using optimization methods. # 3.2. Extraction of JFET model parameters The model used to approximate the electric behavior of the junction field effect transistor (JFET) needs eleven (11) parameters that are: $C_{GD}(0)$ and $C_{GS}(0)$ , (zero-bias gate-drain and gate-source capacitances), m (grading coefficient), $\phi$ (built-in voltage), $I_S$ (saturation current), n (emission coefficient), $\beta$ (transconductance coefficient), $V_{T0}$ (threshold voltage), $\lambda$ (channel-length modulation), $r_S$ and $r_D$ (source and drain ohmic resistances). These are expressed in the following equations. $$I_{D} = \begin{cases} 0 & \text{for } V_{GS} - V_{T0} \le 0 \\ \beta (V_{GS} - V_{Y0})^{2} (1 + \lambda V_{DS}) & \text{for } 0 < V_{GS} - V_{T0} \le V_{DS} \\ \beta V_{DS} \left[ 2(V_{GS} - V_{T0}) - V_{DS} \right] (1 + \lambda V_{DS}) & \text{for } 0 < V_{DS} < V_{GS} - V_{T0} \end{cases}$$ $$(3)$$ For the equation of the drain currents (3), three parameters $\beta$ , $V_{T0}$ and $\lambda$ are required. The currents $I_{GD}$ and $I_{GS}$ are expressed as $$I_{GD} = \begin{cases} -I_S & \text{for } V_{GD} \le -5nV_T \\ I_S \left( e^{\frac{V_{GD}}{nV_T}} - 1 \right) & \text{for } V_{GD} > -5nV_T \end{cases}$$ $$I_{GS} = \begin{cases} -I_S & \text{for } V_{GS} \le -5nV_T \\ I_S \left( e^{\frac{V_{GS}}{nV_T}} - 1 \right) & \text{for } V_{GS} > -5nV_T \end{cases}$$ For the above equations related to gate-drain and gate-source junctions (4), (5), two parameters ( $I_S$ and n) should be known. The equations (6) below may be used in approximating the large signal behavior of the gate-drain and the gate-source junctions. In this case, four parameters m, $\phi$ , $C_{GD}(0)$ and $C_{GS}(0)$ are needed. $$C_D = \frac{dQ_D}{dV_D} = \begin{cases} \tau_D \frac{dI_D}{dV_D} + C_d(0) \left(1 - \frac{V_D}{\phi_0}\right)^{-m} & \text{for } V_d < FC \times \phi_0 \\ \tau_D \frac{dI_D}{dV_D} + \frac{C_d(0)}{F_2} \left(F_3 + \frac{mV_D}{\phi_0}\right) & \text{for } V_d \ge FC \times \phi_0 \end{cases}$$ In addition to the above parameters, the drain and source ohmic series resistances ( $r_D$ and $r_S$ ) can be added. In the section below, the extraction methods of these parameters will be developed. Note that the method of extraction of the parameters related to the two gate-drain and gate-source p-n junctions, are the same as those used to extract p-n junction model parameters. # 1) Extraction of $C_{GD}(0)$ and $C_{GS}(0)$ : These two parameters are obtained by direct measurement at zero bias of the gate-drain and gate-source junctions capacitance using the HP 4275A model LCR meter at a given frequency value and oscillator voltage level. #### 2) Extraction of m and $\phi$ : They are obtained as for the p-n junction diode, using the optimization method on the equation of the depletion capacitance with respect to the applied reverse voltage. Since SPICE program uses the same parameters for both junctions, then the average values of extracted parameters from the two junctions are considered. ### 3) Extraction of $I_S$ and n: The same technique used for the p-n junction diode is used, and as it is the case for m and $\phi$ parameters, average values of extracted parameters from both junctions are considered. # 4) Extraction of β and $V_{T0}$ : $\beta$ and $V_{T0}$ are obtained at the same time from the curve of $\sqrt{I_D}$ with respect to $V_{GS}$ for a large enough value of $V_{DS}$ to ensure the transistor operating in the saturation region. Indeed, in this region we can consider that the drain current is: $$I_D \approx \beta (V_{GS} - V_{T0})^2$$ and hence, $$\sqrt{I_D} \approx \sqrt{\beta} \big( V_{GS} - V_{T0} \big).$$ Therefore, fitting $\sqrt{I_D}$ with respect to $V_{GS}$ by a straight line gives $\beta$ as the square value of the obtained curve slope and $V_{T0}$ as the intercept with the $V_{GS}$ axis. # 5) Extraction of $\lambda$ : The extraction of $\lambda$ requires the measurement of the output conductance of the device in the saturation region for a given value of $V_{GS}$ . This is shown by considering the definition of the output conductance as follows: $$g_0 = \frac{dI_D}{dV_{DS}} = \beta (V_{GS} - V_{T0})^2 \lambda \approx \lambda I_D.$$ Thus, by measuring $g_0$ at different values of $I_D$ , one may estimate the value of $\lambda$ as the slope of the curve of $g_0$ versus $I_D$ as shown in Fig. 3. **Fig. 3.** Extraction of the variable $\lambda$ . Fig. 4. Extraction of the drain and source series resistances. #### 6) Extraction of $r_S$ and $r_D$ : From the static model of the junction diode, it is clear that the effect of the series resistances $r_S$ and $r_D$ is to shift the ideal characteristics $I_D = f(V_D)$ by an amount of $\Delta V_D = r I_D$ as shown in Fig. 4. Here, r stands for either $r_S$ or $r_D$ depending on the considered junction, and can be extracted using the following equation $$r = \frac{\Delta V_D}{I_D} \ .$$ In practice, several values are calculated and the average value is adopted. Note that the extraction of the series resistances in the case of JFET devices is possible because of their relatively high values in comparison to junction diodes. In practice, we have noticed that the effect of the series resistances of the JFET becomes significant before the maximum current limit of the HP 4145B (100 mA) is reached. This is neither the case for the p-n junction nor for the Schottky diode. #### 3.3. Extraction of BJT model parameters The Gummel-Poon model parameters [17] can be obtained for their majority by investigating the curves of $log(I_C)$ and $log(I_B)$ with respect to $V_{BE}$ in both normal and reverse operating modes for a given value of $V_{BC}$ [15]. The Gummel-Poon model equations are then obtained in the different operating regions as per the following expressions: $$I_{C} = \frac{I_{S}}{q_{b}} \left( e^{\frac{V_{BE}}{n_{F}V_{T}}} + \frac{q_{b}}{\beta_{R}} \right) + C_{4}I_{S}$$ Normal active region: $$V_{BE} > -5n_{F}V_{T} \qquad I_{B} = I_{S} \left[ \frac{1}{\beta_{F}} \left( e^{\frac{V_{BE}}{n_{F}V_{T}}} - 1 \right) - \frac{1}{\beta_{R}} \right] + (11)$$ and $$V_{BC} \leq -5n_{R}V_{T} \qquad C_{2}I_{S} \left( e^{\frac{V_{BE}}{n_{EL}V_{T}}} - 1 \right) - C_{4}I_{S}$$ $$I_{C} = -\frac{I_{S}}{q_{b}} \left[ e^{\frac{V_{BC}}{n_{R}^{V_{T}}}} + \frac{q_{b}}{\beta_{R}} \left( e^{\frac{V_{BC}}{n_{R}^{V_{T}}}} - 1 \right) \right] - Inverse \\ region: \\ V_{BE} \leq -5n_{F}V_{T} \\ and \\ V_{BC} > -5n_{R}V_{T}$$ $$I_{B} = -I_{S} \left[ \frac{1}{\beta_{F}} - \frac{1}{\beta_{R}} \left( e^{\frac{V_{BC}}{n_{R}^{V_{T}}}} - 1 \right) \right] - C_{2}I_{S} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}V_{T}}} - 1 \right) \right] - I_{C} = \frac{I_{S}}{q_{b}} \left[ e^{\frac{V_{BC}}{n_{F}^{V_{T}}}} - e^{\frac{V_{BC}}{n_{R}^{V_{T}}}} - 1 \right] - \frac{q_{b}}{\beta_{R}} \left( e^{\frac{V_{BC}}{n_{V_{T}}}} - 1 \right) \right] - I_{C} = \frac{I_{S}}{q_{b}} \left[ e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right] - \frac{q_{b}}{\beta_{R}} \left( e^{\frac{V_{BC}}{n_{V_{T}}}} - 1 \right) \right] - I_{C} = \frac{I_{S}}{q_{b}} \left[ e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right] + \frac{1}{\beta_{R}} \left( e^{\frac{V_{BC}}{n_{R}^{V_{T}}}} - 1 \right) \right] + I_{C} = I_{S} \left[ \frac{1}{\beta_{F}} \left( e^{\frac{V_{BC}}{n_{F}^{V_{T}}}} - 1 \right) + \frac{1}{\beta_{R}} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right) \right] + I_{C} = I_{S} \left[ \frac{I_{S}}{q_{E}^{V_{E}}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right) \right] - I_{C} = I_{S} \left[ \frac{I_{S}}{\beta_{R}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right) \right] - I_{C} = I_{S} \left[ \frac{I_{S}}{\beta_{R}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right) \right] - I_{C} = I_{S} \left[ \frac{I_{S}}{\beta_{R}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right) \right] - I_{C} = I_{S} \left[ \frac{I_{S}}{\beta_{R}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right) \right] - I_{C} = I_{S} \left[ \frac{I_{S}}{\beta_{R}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right) \right] - I_{C} \left[ \frac{I_{S}}{\beta_{R}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right) \right] - I_{C} \left[ \frac{I_{S}}{\beta_{R}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right) \right] - I_{C} \left[ \frac{I_{S}}{\beta_{R}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right] - I_{C} \left[ \frac{I_{S}}{\beta_{R}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right] \right] - I_{C} \left[ \frac{I_{S}}{\beta_{R}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right) \right] - I_{C} \left[ \frac{I_{S}}{\beta_{R}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right) \right] - I_{C} \left[ \frac{I_{S}}{\beta_{R}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C}^{V_{T}}}} - 1 \right) \right] - I_{C} \left[ \frac{I_{S}}{\beta_{R}} + C_{4}I_{S} \left( e^{\frac{V_{BC}}{n_{C$$ In the normal mode, C is in fact $C_2$ , $I_K$ is $I_{KF}$ , n is $n_F$ , $n_L$ is $n_{EL}$ and $\beta$ is $\beta_F$ , while in the reverse mode (the collector and the emitter interchange their roles); C is $C_4$ , $I_K$ is $I_{KR}$ , n is $n_R$ , $n_L$ is $n_{CL}$ and $\beta$ is $\beta_R$ . In addition to these parameters, two other parameters also need to be extracted, they are respectively the early voltage in normal and reverse modes ( $V_A$ and $V_B$ ), which are used to approximate the currents $I_{CC}$ and $I_{EC}$ . **Fig. 5.** Plot of $\log(I_C)$ and $\log(I_B)$ versus $V_{BE}$ . © 2009, V. Lashkaryov Institute of Semiconductor Physics, National Academy of Sciences of Ukraine # 7) Extraction of $I_S$ and n: With regard to the curve of $I_C$ , by extrapolating through the region with the slope $1/nV_T$ , the value of the transistor saturation current $I_S$ is obtained. On the other hand, the emission factor n is obtained from the curve slope as shown previously for the p-n junction diode. #### 8) Extraction of $I_K$ : $I_K$ is the knee current; it models the drop in $\beta$ at high collector currents due to high-level injection. If we assume that low-level and high-level injection effects could be distinguished by regions, a value of $I_K$ could be obtained by the intersection of the two asymptotes as shown in Fig. 5. # 9) Extraction of C and $n_L$ : With regard to the curve of $I_B$ , by extrapolating the region with the slope $1/n_LV_T$ at low current levels, the value of C can be determined and, by determining this slope, $n_L$ can be found. These parameters describe the non-ideal component of $I_B$ which is dominant at low currents. This component is responsible for the drop in $\beta$ at low currents. # 10) Extraction of β: $\beta$ is the maximum value of the ratio $I_C$ to $I_B$ when the transistor is in the normal active region. $\beta$ can be determined by the regions of the two curves where they are parallel. In this region, both $I_C$ and $I_B$ have dominant ideal components, and hence $I_C$ can be considered to be proportional to $I_B$ . ## 11) Extraction of $V_A$ and $V_B$ : $V_A$ (or $V_B$ in the reverse mode) is the early voltage that models the effect on the transistor characteristics of the base-width modulation. The simplest method of obtaining $V_A$ is from the slope of $I_C$ versus $V_{CE}$ curve in the linear region. The base voltage should be constant and the transistor should be biased to its normal operating point. In the forward mode, the collector current can be simplified as: $$I_C = \frac{I_S}{q_b} e^{\frac{V_{BE}}{n_F V_T}}.$$ Therefore, by keeping the base voltage constant, the collector current would be proportional to $1/q_b$ and, if $V_{BE}$ is small enough so that $V_{CE}$ is approximately equal to $V_{BC}$ , we will end up with the following result [15]: $$I_C \approx \frac{I_S}{q_1} e^{\frac{V_{BE}}{n_F V_T}} = I_S e^{\frac{V_{BE}}{n_F V_T}} \left(1 + \frac{V_{CE}}{V_A}\right).$$ It is best to repeat the extraction at few base-emitter voltages and average the obtained $V_A$ . In the previous method, to determine $V_A$ it has been assumed the voltage $V_{BC}$ small enough so that $q_b$ is dependent only on $V_A$ and $V_{BE}$ . This is why in practice the obtained values of $V_A$ for different values of $V_{BE}$ are often very different. A more accurate method to determine $V_A$ and $V_B$ at the same time is, the use of the curve $\log(I_C)$ versus $V_{BE}$ (and $\log(I_E)$ versus $V_{BC}$ ) in both normal and reverse modes, for two distinct values of $V_{BC}$ ( $V_{BE}$ ). For a given value $V_{BE0}$ of $V_{BE}$ , one can obtain the following equation in the normal mode: $$\frac{I_C(V_{BC}=0)}{I_C(V_{BC}=V_{BC1})} = \frac{1 + \frac{V_{BE0}}{V_B} + \frac{V_{BC1}}{V_A}}{1 + \frac{V_{BE0}}{V_B}} \; .$$ And for a given value $V_{BC0}$ of $V_{BC}$ , in the reverse mode: $$\frac{I_E(V_{BE} = 0)}{I_E(V_{BE} = V_{BE1})} = \frac{1 + \frac{V_{BC0}}{V_A} + \frac{V_{BE1}}{V_B}}{1 + \frac{V_{BC0}}{V_A}}.$$ Equations (17) and (18) can be solved to get $V_A$ and $V_B$ . # 4. Experimental data acquisition and parameter extraction #### 4.1. Testing p-n junction and Schottky diodes In the following section, results extracted from the p-n junction diode 1N4003 and the Schottky ITS 7818 model diodes will be presented. These are obtained from measurements of the forward and reverse diodes DC characteristics, and junction depletion capacitances at ambient temperature (around 25 °C). The obtained model parameters in the forward biasing conditions can be considered very good as indicated in Figs 6 and 7. However, in the reverse biasing conditions the Schottky diode fits better the theoretical model as shown in Fig. 8. The summarized results are presented in Table 1. The results shown in this table agree with the expected ones. For example, practical values of the emission coefficient for p-n junction diodes are between 1 and 2, while it is close to 1 for Schottky diodes [15]. The same table shows the extracted parameters related to the depletion capacitance of the large signal model. Fig. 6. DC model characteristics for the 1N4003 diode. © 2009, V. Lashkaryov Institute of Semiconductor Physics, National Academy of Sciences of Ukraine Table 1. Extracted parameters of both p-n junction and Schottky diodes. | Device | $I_S(A)$ | N | $C_D(0)$ (pF) | φ(V) | M | |--------|-----------------------|--------|---------------|-------|-------| | | 5.32×10 <sup>-9</sup> | 1.86 | 42.26 | 0.432 | 0.452 | | ITS | 1.27×10 <sup>-6</sup> | 0.9985 | 428.5 | 0.382 | 0.463 | | 5818 | | | | | | As it is indicated in Fig. 9, the model for the junction capacitance curves fit very well the experimental data for both the frequencies used, *i.e.* 10 kHz and 1 MHz. Fig. 7. DC model characteristics for ITS5818 Schottky diode. **Fig. 8.** p-n junction and Schottky diodes in reverse biasing modes. Squares: measured points; solid lines: calculated data. **Fig. 9.** Depletion capacitance as a function of applied reverse voltage for both a p-n junction diode and Schottky diode. Note that the capacitance values for the Schottky diode are about ten times less than the capacitance of the p-n junction diode. #### 4.2. Testing of Junction Field Effect Transistors (JFETs) In this section, the results extracted from experimental measurements of the JFET 2N3823 are presented. In order to extract meaningful parameters for the device, measured data of drain current $I_D$ versus drain voltage $V_{DS}$ for several values of $V_{GS}$ are compared with simulation results using the ORCAD program with model default values. The obtained results are shown in Fig. 10. As it can be noticed from this figure, the data obtained by simulation are considerably different from the measured ones, even if the model used is known to be very accurate. This example shows clearly that accurate models are not sufficient to obtain accurate simulated data. The difference between simulated and experimental data in the above example can be explained by the fact that the simulation program uses default model parameters to perform numerical simulation. These parameters are often defined for the first time when the software is installed, and can be modified according to the user application. A list of some default parameters is presented in Table 2 [16]. The model parameters of the device have been calculated from measured data using methods of extraction presented above and they are also indicated in Table 2. The simulation program has been launched but with the extracted parameters this time, the obtained results are shown in Figs 10 and 11. They show significant improvement in the simulation results. The relative excursion between the simulated *I-V* characteristics with respect to the experimental curves might exceed 220 % for $V_{GS} = 0$ and 150 % for $V_{GS} = -1$ for curves obtained using default values. However, these excursions are only limited to less than 1.2 % for $V_{GS} = 0$ V and 0.5 % for $V_{GS} = -1$ V using the extracted values. Hence, from this simple example one can deduce that the results obtained from simulation are more accurate when actual model parameters are used, and that the developed methods of extraction of JFET parameters model described here are effective. © 2009, V. Lashkaryov Institute of Semiconductor Physics, National Academy of Sciences of Ukraine Fig. 10. Comparison between simulation data using default parameters and experimental data. **Fig. 11.** Comparison between simulation data using the extracted parameters obtained by the optimisation method and experimental data. Table 2. 2N3823 model parameters. | Parameter Default (Spice) | | Extracted (Graphical method) | Extracted (Optimization method) | | |---------------------------|-----------------------|------------------------------|---------------------------------|--| | $\beta (AV^{-2})$ | $1.17 \times 10^{-3}$ | $1.8925 \times 10^{-3}$ | $1.3627 \times 10^{-3}$ | | | $r_D(\mathrm{Ohm})$ | 1 | 2.34 | 2.34 | | | $r_S(\mathrm{Ohm})$ | 1 | 2.27 | 2.27 | | | $\lambda (V^{-1})$ | $4 \times 10^{-3}$ | $16.844 \times 10^{-3}$ | $54.155 \times 10^{-3}$ | | | $V_{T0}(V)$ | -3.3 | -1.443 | -1.533 | | | $I_S(fA)$ | 33.57 | 15.06 | 15.06 | | | n | 1 | 1.1934 | 1.1934 | | | $C_{GD}(pF)$ | 1.6 | 4.59 | 4.59 | | | $C_{GS}(pF)$ | 2.414 | 4.62 | 4.62 | | | m | 0.3622 | 0.7914 | 0.7914 | | | φ (V) | 1 | 1.0682 | 1.0682 | | #### 4.3. Bipolar junction transistor testing The device that has been selected to present the developed approach is the BJT 2N2219A. The same approach used for testing the JFET has been also used for the above bipolar junction transistor. The simulation data consist of obtaining the collector current $I_C$ as a function of collector-emitter voltage $V_{CE}$ for different values of $I_B$ using default model parameters and then using the extracted values. These two sets of values are reported in Table 3. Table 3. Default and extracted BJT model parameters. | Parameter | Default | Extracted | | |------------------------------|------------------------|------------------------|--| | $I_{S}(fA)$ | 14.34 | 4.774 | | | $n_F$ | Not defined | 1.019 | | | $I_{KF}(A)$ | 24.47×10 <sup>-2</sup> | $4.015 \times 10^{-2}$ | | | $C_2$ | 1 | 6.43 | | | $n_{EL}$ | 1.307 | 2.05 | | | $eta_F$ | 255.9 | 148.26 | | | $n_R$ | 0 | 1.012 | | | $I_{KR}(A)$ | Not defined | $1.59 \times 10^{-2}$ | | | $C_4$ | 0 | 6.84 | | | $n_{CL}$ | 2 | 1.50 | | | $\beta_R$ | 6.092 | 3.78 | | | $V_A\left(\mathrm{V}\right)$ | 74.03 | 105.4 | | | $C_{BE}(0)$ (pF) | 22.01 | 23.34 | | | $C_{BC}(0)$ (pF) | 7.306 | 14.63 | | | $\phi_E(V)$ | 0.75 | 0.77 | | | $m_E$ | 0.377 | 0.323 | | | $\phi_C(V)$ | Not defined | 0.44 | | | $m_C$ | Not defined | 0.27 | | The *I-V* characteristics obtained for the 2N2219A BJT using default device parameters, extracted parameters and experimental data are shown in Fig. 12. Note the improved accuracy of the characteristics of the curves based on extracted parameters as these generate *I-V* curves that are very close to the experimental ones. The departure of the simulated *I-V* characteristics with respect to the experimental curves can reach 30 % for curves obtained using default values, and are only limited to less than 2.5 % using extracted values. From the obtained curves of Fig. 12, it appears that characteristics obtained using extracted parameters are better than those obtained using default parameters. But these characteristics are very accurate mainly due to the difficulty of calculating some devices parameters, especially those related to the drop of $\beta$ at low current levels ( $C_2$ and $C_4$ ). This difficulty is related to the presence of disturbing currents due to thermal noise effects which are not negligible at low current levels. Improved results can certainly be obtained from measurements at low temperatures within isothermal environment. In these conditions, the effect of disturbing currents can be highly reduced. **Fig. 12.** Comparison between simulation data using the default parameters, extracted parameters and experimental data. #### 5. Conclusion Data acquisition, parameter extraction and characterization integrated instrumentation system for electronic active components has been developed. Acquisition, monitoring and control tasks have been performed using highly sensitive measuring equipments and the extraction models implemented and based on established optimization techniques. The developed system has been tested on p-n junction and Schottky diodes, field effect transistors and bipolar junction transistors. The performance of the developed extraction techniques was demonstrated by comparing experimental characteristics with Spice simulated curves using default parameters and model parameters extracted graphically or using optimization techniques. The relative excursions of the simulated *I-V* characteristics of the most investigated devices were less than 2.5% with respect to the experimental curves, which shows the effectiveness of the developed system. In addition to the developed hardware, a number of software routines have also been implemented under Matlab environment to extract the Spice model parameters for the above devices. The developed system will be of great usefulness in industrial environments as well as for engineers in the characterization field of electronic devices. # References - P.R. Karlsson, Direct extraction of MOS transistor current model parameters // Technical Report No. 248, Department of Solid State Electronics, School of Electrical and Computer Engineering, Chalmers University of Technology, Göteborg; Sweden, 1996. - 2. P.R. Karlsson, and K.O. Jeppson, An efficient parameter extraction algorithm for MOS transistor models // *IEEE Trans. Electron Devices* **39**, No 9, pp. 2070-2076 (1992). - 3. B. Beker, G. Cokkinides, M. Sechrest, Field, circuit, and visualization based simulation - methodology for passive electronic components // *Proc. 33rd Annual Simulation Symposium (SS 2000)*, 16-20 April, 2000, pp. 157-164. - K. Laouamri, J.-P. Keradec, J.-P. Ferrieux, J. Barbaroux, Magnetics, dielectric losses of capacitor and ferrite core in an LCT component // IEEE Trans. Magnetics 39, pp. 1574-1577 (2003). - Y. Wang, J. Callaway, T.P. Cass Chow, F. Wang, D. Boroyevich, SPICE Model of SiC JFETs for Circuit Simulations // IEEE Workshops on Computers in Power Electronics, COMPEL'06, 2006, pp. 212-215. - C. Buttay, H. Morel, B. Allard, P. Lefranc, O. Brevet, Model requirements for simulation of low-voltage MOSFET in automotive applications // IEEE Trans. Power Electronics 21(3), pp. 613-624 (2006). - J. Huijie, Yu Lai, X. Li, Y. Luo, L. Fursin, J.H. Zhao, P. Alexandrov, B. Wright, M. Weiner, An IGBT and MOSFET gated SiC bipolar junction transistor // 37th IAS Annual Meeting of the Industry Applications Conference, 4, 2002, pp. 2609-2613. - Hewlett Packard Characterization Solutions, A quarterly Publication of Semiconductor Systems Center, Winter 1992. - S.L. Wong and C.A.T. Salama, Improved Simulation of p- and n- channel MOSFET's using an enhanced SPICE MOS3 model // IEEE Trans. Computer-Aided Design, CAD-6, 4, pp. 586-591 (1987). - G.M. Buiatti, F. Cappelluti, G. Ghione, Finite difference based power diodes simulation within SPICE: Modeling approach and validation // IEEE 36th Power Electronics Specialists Conference, PESC'05, pp. 999-1003, 2005. - D.E. Ward and K. Doganis, Optimized extraction of MOS model parameters // IEEE Trans. Computer-Aided Design of Integrated Circuits and Systems, CAD-1, No 4, pp. 163-168 (1982). - F.M. Klaassen, W. de Groot, and F.L. van de Markt, Computer algorithm to determine MOS process-parameters // Philips Res. Repts. 31, pp. 84-92 (1976). - 13. M.F. Hamer, First-order parameter extraction on enhancement silicon MOS transistors // *IEE Proc.* **133**, Pt. I, 2, pp. 15-22 (1986). - 14. H.P. Tuinhout, S. Swaving, and J.J.M. Joosten, A fully analytical MOSFET model parameter extraction approach // IEEE Proc. Microelectronic Test Structures, 1(1), pp. 79-84, (1988). - 15. Paolo Antognetti and Giuseppe Massobrio, Semiconductor Device Modeling with SPICE. Mc Graw-Hill Book Company, 1988. - 16. ORCAD Reference Manual. - 17. R.M. Warner Jr., B.L. Grung, *Transistors Fundamentals for the Integrated-Circuit Engineer*. John Wiley and sons, Inc., 1983.